Von dem Buch Power-Aware Computer Systems: 4th International Workshop, PACS 2004, Portland, OR, USA, December 5, 2004, Revised Selected Papers (Lecture Notes in Computer . Computer Science and General Issues) haben wir 2 gleiche oder sehr ähnliche Ausgaben identifiziert!

Falls Sie nur an einem bestimmten Exempar interessiert sind, können Sie aus der folgenden Liste jenes wählen, an dem Sie interessiert sind:

Power-Aware Computer Systems: 4th International Workshop, PACS 2004, Portland, OR, USA, December 5, 2004, Revised Selected Papers (Lecture Notes in Computer . Computer Science and General Issues)100%: eBooks>Fremdsprachige eBooks>Englische eBooks>Sach- & Fachthemen>Mathematik: Power-Aware Computer Systems: 4th International Workshop, PACS 2004, Portland, OR, USA, December 5, 2004, Revised Selected Papers (Lecture Notes in Computer . Computer Science and General Issues) (ISBN: 9783540314851) in Englisch, auch als eBook.
Nur diese Ausgabe anzeigen…
Power-Aware Computer Systems64%: Babak Falsafi; T.N. Vijaykumar: Power-Aware Computer Systems (ISBN: 9783540297901) in Englisch, Taschenbuch.
Nur diese Ausgabe anzeigen…

Power-Aware Computer Systems: 4th International Workshop, PACS 2004, Portland, OR, USA, December 5, 2004, Revised Selected Papers (Lecture Notes in Computer . Computer Science and General Issues)
15 Angebote vergleichen

Preise2013201720182019
Schnitt 22,32 66,71 56,68 52,96
Nachfrage
Bester Preis: 38,78 (vom 29.10.2019)
1
9783540297901 - Babak Falsafi; T.N. Vijaykumar: Power-Aware Computer Systems
Babak Falsafi; T.N. Vijaykumar

Power-Aware Computer Systems (2005)

Lieferung erfolgt aus/von: Deutschland ~EN PB NW

ISBN: 9783540297901 bzw. 3540297901, vermutlich in Englisch, Springer Berlin, Taschenbuch, neu.

59,99 + Versand: 6,00 = 65,99
unverbindlich
Lieferung aus: Deutschland, Sofort lieferbar.
Welcome to the proceedings of the Power-Aware Computer Systems (PACS 2004) workshop held in conjunction with the 37th Annual International Sym- sium on Microarchitecture (MICRO-37). The continued increase of power and energy dissipation in computer systems has resulted in higher cost, lower re- ability, and reduced battery life in portable systems. Consequently, power and energy have become "rst-class constraints at all layers of modern computer s- tems. PACS 2004 is the fourth workshop in its series to explore techniques to reduce power and energy at all levels of computer systems and brings together academic and industry researchers. The papers in these proceedings span a wide spectrum of areas in pow- aware systems. We have grouped the papers into the following categories: (1) microarchitecture- and circuit-level techniques, (2) power-aware memory and interconnect systems, and (3) frequency- and voltage-scaling techniques. The "rst paper in the microarchitecture group proposes banking and wri- back "ltering to reduce register öle power. The second paper in this group - timizes both delay and power of the issue queue by packing two instructions in each issue queue entry and by memorizing upper-order bits of the wake-up tag. The third paper proposes bit slicing the datapath to exploit narrow width operations, and the last paper proposes to migrate application threads from one core to another in a multi-core chip to address thermal problems. Taschenbuch, 12.12.2005.
2
9783540297901 - Power-Aware Computer Systems

Power-Aware Computer Systems (2005)

Lieferung erfolgt aus/von: Deutschland ~EN PB NW

ISBN: 9783540297901 bzw. 3540297901, vermutlich in Englisch, Springer Berlin, Taschenbuch, neu.

Lieferung aus: Deutschland, Sofort lieferbar.
Welcome to the proceedings of the Power-Aware Computer Systems (PACS 2004) workshop held in conjunction with the 37th Annual International Sym- sium on Microarchitecture (MICRO-37). The continued increase of power and energy dissipation in computer systems has resulted in higher cost, lower re- ability, and reduced battery life in portable systems. Consequently, power and energy have become "rst-class constraints at all layers of modern computer s- tems. PACS 2004 is the fourth workshop in its series to explore techniques to reduce power and energy at all levels of computer systems and brings together academic and industry researchers. The papers in these proceedings span a wide spectrum of areas in pow- aware systems. We have grouped the papers into the following categories: (1) microarchitecture- and circuit-level techniques, (2) power-aware memory and interconnect systems, and (3) frequency- and voltage-scaling techniques. The "rst paper in the microarchitecture group proposes banking and wri- back "ltering to reduce register öle power. The second paper in this group - timizes both delay and power of the issue queue by packing two instructions in each issue queue entry and by memorizing upper-order bits of the wake-up tag. The third paper proposes bit slicing the datapath to exploit narrow width operations, and the last paper proposes to migrate application threads from one core to another in a multi-core chip to address thermal problems. Taschenbuch, 12.12.2005.
3
9783540297901 - Babak Falsafi: Power-Aware Computer Systems
Babak Falsafi

Power-Aware Computer Systems (2005)

Lieferung erfolgt aus/von: Deutschland DE PB NW

ISBN: 9783540297901 bzw. 3540297901, in Deutsch, Springer-Verlag Gmbh Dez 2005, Taschenbuch, neu.

64,19 + Versand: 17,13 = 81,32
unverbindlich
Von Händler/Antiquariat, Agrios-Buch [57449362], Bergisch Gladbach, NRW, Germany.
Neuware - Welcome to the proceedings of the Power-Aware Computer Systems (PACS 2004) workshop held in conjunction with the 37th Annual International Sym- sium on Microarchitecture (MICRO-37). The continued increase of power and energy dissipation in computer systems has resulted in higher cost, lower re- ability, and reduced battery life in portable systems. Consequently, power and energy have become rst-class constraints at all layers of modern computer s- tems. PACS 2004 is the fourth workshop in its series to explore techniques to reduce power and energy at all levels of computer systems and brings together academic and industry researchers. The papers in these proceedings span a wide spectrum of areas in pow- aware systems. We have grouped the papers into the following categories: (1) microarchitecture- and circuit-level techniques, (2) power-aware memory and interconnect systems, and (3) frequency- and voltage-scaling techniques. The rst paper in the microarchitecture group proposes banking and wri- back ltering to reduce register le power. The second paper in this group - timizes both delay and power of the issue queue by packing two instructions in each issue queue entry and by memorizing upper-order bits of the wake-up tag. The third paper proposes bit slicing the datapath to exploit narrow width operations, and the last paper proposes to migrate application threads from one core to another in a multi-core chip to address thermal problems. 181 pp. Englisch.
4
9783540314851 - Springer: Power-Aware Computer Systems
Springer

Power-Aware Computer Systems (2005)

Lieferung erfolgt aus/von: Schweiz DE NW EB

ISBN: 9783540314851 bzw. 3540314857, in Deutsch, Springer, neu, E-Book.

74,48 (Fr. 79,90)¹ + Versand: 16,78 (Fr. 18,00)¹ = 91,26 (Fr. 97,90)¹
unverbindlich
Lieferung aus: Schweiz, Sofort per Download lieferbar.
4th International Workshop, PACS 2004, Portland, OR, USA, December 5, 2004, Revised Selected Papers, Welcome to the proceedings of the Power-Aware Computer Systems (PACS 2004) workshop held in conjunction with the 37th Annual International Sym- sium on Microarchitecture (MICRO-37). The continued increase of power and energy dissipation in computer systems has resulted in higher cost, lower re- ability, and reduced battery life in portable systems. Consequently, power and energy have become "rst-class constraints at all layers of modern computer s- tems. PACS 2004 is the fourth workshop in its series to explore techniques to reduce power and energy at all levels of computer systems and brings together academic and industry researchers. The papers in these proceedings span a wide spectrum of areas in pow- aware systems. We have grouped the papers into the following categories: (1) microarchitecture- and circuit-level techniques, (2) power-aware memory and interconnect systems, and (3) frequency- and voltage-scaling techniques. The "rst paper in the microarchitecture group proposes banking and wri- back "ltering to reduce register öle power. The second paper in this group - timizes both delay and power of the issue queue by packing two instructions in each issue queue entry and by memorizing upper-order bits of the wake-up tag. The third paper proposes bit slicing the datapath to exploit narrow width operations, and the last paper proposes to migrate application threads from one core to another in a multi-core chip to address thermal problems. PDF, 24.12.2005.
5
9783540314851 - Springer: Power-Aware Computer Systems
Springer

Power-Aware Computer Systems (2005)

Lieferung erfolgt aus/von: Deutschland DE NW EB

ISBN: 9783540314851 bzw. 3540314857, in Deutsch, Springer, neu, E-Book.

Lieferung aus: Deutschland, Sofort per Download lieferbar.
4th International Workshop, PACS 2004, Portland, OR, USA, December 5, 2004, Revised Selected Papers Welcome to the proceedings of the Power-Aware Computer Systems (PACS 2004) workshop held in conjunction with the 37th Annual International Sym- sium on Microarchitecture (MICRO-37). The continued increase of power and energy dissipation in computer systems has resulted in higher cost, lower re- ability, and reduced battery life in portable systems. Consequently, power and energy have become "rst-class constraints at all layers of modern computer s- tems. PACS 2004 is the fourth workshop in its series to explore techniques to reduce power and energy at all levels of computer systems and brings together academic and industry researchers. The papers in these proceedings span a wide spectrum of areas in pow- aware systems. We have grouped the papers into the following categories: (1) microarchitecture- and circuit-level techniques, (2) power-aware memory and interconnect systems, and (3) frequency- and voltage-scaling techniques. The "rst paper in the microarchitecture group proposes banking and wri- back "ltering to reduce register öle power. The second paper in this group - timizes both delay and power of the issue queue by packing two instructions in each issue queue entry and by memorizing upper-order bits of the wake-up tag. The third paper proposes bit slicing the datapath to exploit narrow width operations, and the last paper proposes to migrate application threads from one core to another in a multi-core chip to address thermal problems. 24.12.2005, PDF.
6
9783540297901 - Babak Falsafi; T.N. Vijaykumar: Power-Aware Computer Systems
Babak Falsafi; T.N. Vijaykumar

Power-Aware Computer Systems (2005)

Lieferung erfolgt aus/von: Deutschland DE PB NW

ISBN: 9783540297901 bzw. 3540297901, in Deutsch, Springer, Taschenbuch, neu.

Lieferung aus: Deutschland, Sofort lieferbar.
4th International Workshop, PACS 2004, Portland, OR, USA, December 5, 2004, Revised Selected Papers Welcome to the proceedings of the Power-Aware Computer Systems (PACS 2004) workshop held in conjunction with the 37th Annual International Sym- sium on Microarchitecture (MICRO-37). The continued increase of power and energy dissipation in computer systems has resulted in higher cost, lower re- ability, and reduced battery life in portable systems. Consequently, power and energy have become "rst-class constraints at all layers of modern computer s- tems. PACS 2004 is the fourth workshop in its series to explore techniques to reduce power and energy at all levels of computer systems and brings together academic and industry researchers. The papers in these proceedings span a wide spectrum of areas in pow- aware systems. We have grouped the papers into the following categories: (1) microarchitecture- and circuit-level techniques, (2) power-aware memory and interconnect systems, and (3) frequency- and voltage-scaling techniques. The "rst paper in the microarchitecture group proposes banking and wri- back "ltering to reduce register öle power. The second paper in this group - timizes both delay and power of the issue queue by packing two instructions in each issue queue entry and by memorizing upper-order bits of the wake-up tag. The third paper proposes bit slicing the datapath to exploit narrow width operations, and the last paper proposes to migrate application threads from one core to another in a multi-core chip to address thermal problems. 12.12.2005, Taschenbuch.
7
9783540314851 - Babak Falsafi; T.N. Vijaykumar: Power-Aware Computer Systems
Babak Falsafi; T.N. Vijaykumar

Power-Aware Computer Systems (2004)

Lieferung erfolgt aus/von: Schweiz ~EN NW EB DL

ISBN: 9783540314851 bzw. 3540314857, vermutlich in Englisch, Springer Shop, neu, E-Book, elektronischer Download.

46,31 (Fr. 51,16)¹
unverbindlich
Lieferung aus: Schweiz, Lagernd, zzgl. Versandkosten.
Welcome to the proceedings of the Power-Aware Computer Systems (PACS 2004) workshop held in conjunction with the 37th Annual International Sym- sium on Microarchitecture (MICRO-37). The continued increase of power and energy dissipation in computer systems has resulted in higher cost, lower re- ability, and reduced battery life in portable systems. Consequently, power and energy have become "rst-class constraints at all layers of modern computer s- tems. PACS 2004 is the fourth workshop in its series to explore techniques to reduce power and energy at all levels of computer systems and brings together academic and industry researchers. The papers in these proceedings span a wide spectrum of areas in pow- aware systems. We have grouped the papers into the following categories: (1) microarchitecture- and circuit-level techniques, (2) power-aware memory and interconnect systems, and (3) frequency- and voltage-scaling techniques. The "rst paper in the microarchitecture group proposes banking and wri- back "ltering to reduce register öle power. The second paper in this group - timizes both delay and power of the issue queue by packing two instructions in each issue queue entry and by memorizing upper-order bits of the wake-up tag. The third paper proposes bit slicing the datapath to exploit narrow width operations, and the last paper proposes to migrate application threads from one core to another in a multi-core chip to address thermal problems. eBook.
8
9783540314851 - Power-Aware Computer Systems

Power-Aware Computer Systems (2004)

Lieferung erfolgt aus/von: Vereinigte Staaten von Amerika EN NW EB DL

ISBN: 9783540314851 bzw. 3540314857, in Englisch, Springer, Berlin/Heidelberg, Deutschland, neu, E-Book, elektronischer Download.

54,79 (A$ 89,00)¹
versandkostenfrei, unverbindlich
Lieferung aus: Vereinigte Staaten von Amerika, Lagernd, zzgl. Versandkosten.
Welcome to the proceedings of the Power-Aware Computer Systems (PACS 2004) workshop held in conjunction with the 37th Annual International Sym- sium on Microarchitecture (MICRO-37). The continued increase of power and energy dissipation in computer systems has resulted in higher cost, lower re- ability, and reduced battery life in portable systems. Consequently, power and energy have become "rst-class constraints at all layers of modern computer s- tems. PACS 2004 is the fourth workshop in its series to explore techniques to reduce power and energy at all levels of computer systems and brings together academic and industry researchers. The papers in these proceedings span a wide spectrum of areas in pow- aware systems. We have grouped the papers into the following categories: (1) microarchitecture- and circuit-level techniques, (2) power-aware memory and interconnect systems, and (3) frequency- and voltage-scaling techniques. The "rst paper in the microarchitecture group proposes banking and wri- back "ltering to reduce register öle power. The second paper in this group - timizes both delay and power of the issue queue by packing two instructions in each issue queue entry and by memorizing upper-order bits of the wake-up tag. The third paper proposes bit slicing the datapath to exploit narrow width operations, and the last paper proposes to migrate application threads from one core to another in a multi-core chip to address thermal problems.
9
9783540314851 - eBooks>Fremdsprachige eBooks>Englische eBooks>Sach- & Fachthemen>Mathematik: Power-Aware Computer Systems
eBooks>Fremdsprachige eBooks>Englische eBooks>Sach- & Fachthemen>Mathematik

Power-Aware Computer Systems

Lieferung erfolgt aus/von: Schweiz DE NW EB

ISBN: 9783540314851 bzw. 3540314857, in Deutsch, Springer, neu, E-Book.

74,48 (Fr. 79,90)¹ + Versand: 16,78 (Fr. 18,00)¹ = 91,26 (Fr. 97,90)¹
unverbindlich
Lieferung aus: Schweiz, 24.12.2005.
4th International Workshop, PACS 2004, Portland, OR, USA, December 5, 2004, Revised Selected Papers, Welcome to the proceedings of the Power-Aware Computer Systems (PACS 2004) workshop held in conjunction with the 37th Annual International Sym- sium on Microarchitecture (MICRO-37). The continued increase of power and energy dissipation in computer systems has resulted in higher cost, lower re- ability, and reduced battery life in portable systems. Consequently, power and energy have become "rst-class constraints at all layers of modern computer s- tems. PACS 2004 is the fourth workshop in its series to explore techniques to reduce power and energy at all levels of computer systems and brings together academic and industry researchers. The papers in these proceedings span a wide spectrum of areas in pow- aware systems. We have grouped the papers into the following categories: (1) microarchitecture- and circuit-level techniques, (2) power-aware memory and interconnect systems, and (3) frequency- and voltage-scaling techniques. The "rst paper in the microarchitecture group proposes banking and wri- back "ltering to reduce register öle power. The second paper in this group - timizes both delay and power of the issue queue by packing two instructions in each issue queue entry and by memorizing upper-order bits of the wake-up tag. The third paper proposes bit slicing the datapath to exploit narrow width operations, and the last paper proposes to migrate application threads from one core to another in a multi-core chip to address thermal problems.
10
9783540297901 - Babak Falsafi; T.N. Vijaykumar: Power-Aware Computer Systems
Babak Falsafi; T.N. Vijaykumar

Power-Aware Computer Systems

Lieferung erfolgt aus/von: Deutschland EN NW

ISBN: 9783540297901 bzw. 3540297901, in Englisch, Springer, Berlin/Heidelberg, Deutschland, neu.

Lieferung aus: Deutschland, Sofort lieferbar.
4th International Workshop, PACS 2004, Portland, OR, USA, December 5, 2004, Revised Selected Papers, Welcome to the proceedings of the Power-Aware Computer Systems (PACS 2004) workshop held in conjunction with the 37th Annual International Sym- sium on Microarchitecture (MICRO-37). The continued increase of power and energy dissipation in computer systems has resulted in higher cost, lower re- ability, and reduced battery life in portable systems. Consequently, power and energy have become "rst-class constraints at all layers of modern computer s- tems. PACS 2004 is the fourth workshop in its series to explore techniques to reduce power and energy at all levels of computer systems and brings together academic and industry researchers. The papers in these proceedings span a wide spectrum of areas in pow- aware systems. We have grouped the papers into the following categories: (1) microarchitecture- and circuit-level techniques, (2) power-aware memory and interconnect systems, and (3) frequency- and voltage-scaling techniques. The "rst paper in the microarchitecture group proposes banking and wri- back "ltering to reduce register öle power. The second paper in this group - timizes both delay and power of the issue queue by packing two instructions in each issue queue entry and by memorizing upper-order bits of the wake-up tag. The third paper proposes bit slicing the datapath to exploit narrow width operations, and the last paper proposes to migrate application threads from one core to another in a multi-core chip to address thermal problems.
Lade…