Vlsi Planarization: Methods, Models, Implementation (Mathematics And Its Applications (Closed)
3 Angebote vergleichen

Bester Preis: 53,54 (vom 08.03.2017)
1
9789401064217 - V. Feinberg, A.G. Levin: VLSI Planarization, Methods, Models, Implementation
V. Feinberg, A.G. Levin

VLSI Planarization, Methods, Models, Implementation (2012)

Lieferung erfolgt aus/von: Niederlande NL PB NW

ISBN: 9789401064217 bzw. 9401064210, in Holländisch, Springer, Taschenbuch, neu.

Lieferung aus: Niederlande, 5-10 werkdagen.
bol.com.
At the beginning we would like to introduce a refinement. The term 'VLSI planarization' means planarization of a circuit of VLSI, Le. the embedding of a VLSI circuit in the plane by different criteria such as the minimum number of connectors, the minimum total length of connectors, the minimum number of over-the-element routes, etc. A connector is designed to connect the broken sections of a net. It can be implemented in different ways depending on the technology. Connectors for a bipolar VLSI A... At the beginning we would like to introduce a refinement. The term 'VLSI planarization' means planarization of a circuit of VLSI, Le. the embedding of a VLSI circuit in the plane by different criteria such as the minimum number of connectors, the minimum total length of connectors, the minimum number of over-the-element routes, etc. A connector is designed to connect the broken sections of a net. It can be implemented in different ways depending on the technology. Connectors for a bipolar VLSI are implemented by diffused tun- nels, for instance. By over-the-element route we shall mean a connection which intersects the enclosing rectangle of an element (or a cell). The possibility of the construction such connections during circuit planarization is reflected in element models and can be ensured, for example, by the availability of areas within the rectangles where connections may be routed. VLSI planarization is one of the basic stages (others will be discussed below) of the so called topological (in the mathematical sense) approach to VLSI design. This approach does not lie in the direction of the classical approach to automation of VLSI layout design. In the classical approach to computer- aided design the placement and routing problems are solved successively. The topological approach, in contrast, allows one to solve both problems at the same time. This is achieved by constructing a planar embedding of a circuit and obtaining the proper VLSI layout on the basis of it.Taal: Engels;Afmetingen: 11x240x160 mm;Gewicht: 322,00 gram;Verschijningsdatum: oktober 2012;ISBN10: 9401064210;ISBN13: 9789401064217; Engelstalig | Paperback | 2012.
2
9789401064217 - V.Z. Feinberg: Vlsi Planarization: Methods, Models, Implementation (Mathematics And Its Applications (Closed)
V.Z. Feinberg

Vlsi Planarization: Methods, Models, Implementation (Mathematics And Its Applications (Closed) (2013)

Lieferung erfolgt aus/von: Vereinigtes Königreich Großbritannien und Nordirland EN PB NW

ISBN: 9789401064217 bzw. 9401064210, in Englisch, 196 Seiten, Springer, Taschenbuch, neu.

53,54 (£ 46,39)¹
unverbindlich
Lieferung aus: Vereinigtes Königreich Großbritannien und Nordirland, Usually dispatched within 1-2 business days, exclusief verzendkosten (indien geleverd).
Von Händler/Antiquariat, rbmbooks.
At the beginning we would like to introduce a refinement. The term 'VLSI planarization' means planarization of a circuit of VLSI, Le. the embedding of a VLSI circuit in the plane by different criteria such as the minimum number of connectors, the minimum total length of connectors, the minimum number of over-the-element routes, etc. A connector is designed to connect the broken sections of a net. It can be implemented in different ways depending on the technology. Connectors for a bipolar VLSI are implemented by diffused tun- nels, for instance. By over-the-element route we shall mean a connection which intersects the enclosing rectangle of an element (or a cell). The possibility of the construction such connections during circuit planarization is reflected in element models and can be ensured, for example, by the availability of areas within the rectangles where connections may be routed. VLSI planarization is one of the basic stages (others will be discussed below) of the so called topological (in the mathematical sense) approach to VLSI design. This approach does not lie in the direction of the classical approach to automation of VLSI layout design. In the classical approach to computer- aided design the placement and routing problems are solved successively. The topological approach, in contrast, allows one to solve both problems at the same time. This is achieved by constructing a planar embedding of a circuit and obtaining the proper VLSI layout on the basis of it. Paperback, Editie: Softcover reprint of the original 1st ed. 1997, Label: Springer, Springer, Productgroep: Book, Gepubliceerd: 2013-12-31, Releasedatum: 2013-12-31, Studio: Springer.
3
9789401064217 - V.Z. Feinberg: Vlsi Planarization: Methods, Models, Implementation (Mathematics And Its Applications (Closed)
V.Z. Feinberg

Vlsi Planarization: Methods, Models, Implementation (Mathematics And Its Applications (Closed) (2013)

Lieferung erfolgt aus/von: Vereinigtes Königreich Großbritannien und Nordirland EN PB US

ISBN: 9789401064217 bzw. 9401064210, in Englisch, 196 Seiten, Springer, Taschenbuch, gebraucht.

66,94 (£ 58,00)¹
unverbindlich
Lieferung aus: Vereinigtes Königreich Großbritannien und Nordirland, Usually dispatched within 1-2 business days, exclusief verzendkosten (indien geleverd).
Von Händler/Antiquariat, Herb Tandree Philosophy Books.
At the beginning we would like to introduce a refinement. The term 'VLSI planarization' means planarization of a circuit of VLSI, Le. the embedding of a VLSI circuit in the plane by different criteria such as the minimum number of connectors, the minimum total length of connectors, the minimum number of over-the-element routes, etc. A connector is designed to connect the broken sections of a net. It can be implemented in different ways depending on the technology. Connectors for a bipolar VLSI are implemented by diffused tun- nels, for instance. By over-the-element route we shall mean a connection which intersects the enclosing rectangle of an element (or a cell). The possibility of the construction such connections during circuit planarization is reflected in element models and can be ensured, for example, by the availability of areas within the rectangles where connections may be routed. VLSI planarization is one of the basic stages (others will be discussed below) of the so called topological (in the mathematical sense) approach to VLSI design. This approach does not lie in the direction of the classical approach to automation of VLSI layout design. In the classical approach to computer- aided design the placement and routing problems are solved successively. The topological approach, in contrast, allows one to solve both problems at the same time. This is achieved by constructing a planar embedding of a circuit and obtaining the proper VLSI layout on the basis of it. Paperback, Editie: Softcover reprint of the original 1st ed. 1997, Label: Springer, Springer, Productgroep: Book, Gepubliceerd: 2013-12-31, Releasedatum: 2013-12-31, Studio: Springer.
Lade…